datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

74LVC02ABQ-Q100 View Datasheet(PDF) - Nexperia B.V. All rights reserved

Part Name
Description
View to exact match
74LVC02ABQ-Q100
NEXPERIA
Nexperia B.V. All rights reserved NEXPERIA
74LVC02ABQ-Q100 Datasheet PDF : 14 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
Nexperia
74LVC02A-Q100
Quad 2-input NOR gate
10. Dynamic characteristics
Table 7. Dynamic characteristics
Voltages are referenced to GND (ground = 0 V). For test circuit see Figure 7.
Symbol Parameter
Conditions
40 C to +85 C
Min Typ[1] Max
tpd
propagation delay nA, nB to nY; see Figure 6
[2]
VCC = 1.2 V
-
14
-
VCC = 1.65 V to 1.95 V
0.5 4.0 8.6
VCC = 2.3 V to 2.7 V
1.0 2.4 4.9
VCC = 2.7 V
1.0 2.5 5.1
tsk(o)
CPD
output skew time
power dissipation
capacitance
VCC = 3.0 V to 3.6 V
VCC = 3.0 V to 3.6 V
per gate; VI = GND to VCC
VCC = 1.65 V to 1.95 V
1.0 2.2 4.4
[3]
-
-
1.0
[4]
-
2.5
-
VCC = 2.3 V to 2.7 V
-
5.7
-
VCC = 3.0 V to 3.6 V
-
8.5
-
40 C to +125 C Unit
Min
Max
-
- ns
0.5
10.1 ns
1.0
5.7 ns
1.0
6.5 ns
1.0
5.5 ns
-
1.5 ns
-
- pF
-
- pF
-
- pF
[1] Typical values are measured at Tamb = 25 C and VCC = 1.2 V, 1.8 V, 2.5 V, 2.7 V, and 3.3 V respectively.
[2] tpd is the same as tPLH and tPHL.
[3] Skew between any two outputs of the same package switching in the same direction. This parameter is guaranteed by design.
[4] CPD is used to determine the dynamic power dissipation (PD in W).
PD = CPD VCC2 fi N + (CL VCC2 fo) where:
fi = input frequency in MHz; fo = output frequency in MHz
CL = output load capacitance in pF
VCC = supply voltage in Volts
N = number of inputs switching
(CL VCC2 fo) = sum of the outputs
74LVC02A_Q100
Product data sheet
All information provided in this document is subject to legal disclaimers.
Rev. 1 — 4 April 2013
© Nexperia B.V. 2017. All rights reserved
6 of 14
 

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]