datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

STK672-050-E View Datasheet(PDF) - SANYO -> Panasonic

Part Name
Description
View to exact match
STK672-050-E Datasheet PDF : 19 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
STK672-050-E
Input Signal Functions and Timing
CLK (phase switching clock)
1) Input frequency range: DC to 50kHz
2) Minimum pulse width: 10μs
3) Duty: 40 to 60% (However, the minimum pulse width takes precedence when M3 is high.)
4) Pin circuit type: Built-in pull-up resistor (20kΩ, typical) CMOS Schmitt trigger structure
5) Built-in multi-stage noise rejection circuit
6) Function:
- When M3 is high or open: The phase excited (driven) is advanced one step on each CLK rising edge.
- When M3 is low: The phase is advanced one step by both rising and falling edges, for a total of two steps per cycle.
CLK Input Acquisition Timing (M3 = Low)
CLK input
System clock
Phase excitation counter clock
Control output timing
Excitation counter up/down
Control output switching timing
A06850
CWB (Method for setting the rotation direction)
1) Pin circuit type: Built-in pull-up resistor (20kΩ, typical) CMOS Schmitt trigger structure
2) Function:
- When CWB is low: The motor turns in the clockwise direction.
- When CWB is high: The motor turns in the counterclockwise direction.
3) Notes: When M3 is low, the CWB input must not be changed for about 6.25μs before or after a rising or falling
edge on the CLK input.
RETURN (Forcible return to the origin for the currently excited phase)
1) Pin circuit type: Built-in pull-up resistor (20kΩ, typical) CMOS Schmitt trigger structure
2) Built-in noise rejection circuit
3) Notes: The currently excited (driven) phase can be forcibly moved to the origin by switching this input from low to
high. Normally, if this input is unused, it must be left open or connected to VCC2.
ENABLE (Controls the on/off state of the A, A, B, and B excitation drive outputs and selects either operating or hold
as the internal state of this hybrid IC.)
1) Pin circuit type: Built-in pull-up resistor (20kΩ, typical) CMOS Schmitt trigger structure
2) Function:
- When ENABLE is high or open: Normal operating state
- When ENABLE is low: This hybrid IC goes to the hold state and excitation drive output (motor current) is
forcibly turned off. In this mode, the hybrid IC system clock is stopped and no inputs
other than the reset input have any effect on the hybrid IC state.
No.5228-9/19
 

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]