datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

AD9125BCPZ View Datasheet(PDF) - Analog Devices

Part Name
Description
View to exact match
AD9125BCPZ Datasheet PDF : 56 Pages
First Prev 21 22 23 24 25 26 27 28 29 30 Next Last
AD9125
Register
Name
Sync Control 2
Sync Status 1
Sync Status 2
FIFO Control
FIFO Status 1
FIFO Status 2
Datapath Control
Address
(Hex)
Bits
0x11
5:0
0x12
7
6
0x13
[7:0]
0x17
[2:0]
0x18
7
6
2
1
0
0x19
[7:0]
0x1B
7
6
5
3
2
Name
Sync phase request[5:0]
Sync lost
Sync locked
Sync phase readback[7:0]
FIFO phase offset[2:0]
FIFO Warning 1
FIFO Warning 2
FIFO soft align
acknowledge
FIFO soft align request
FIFO reset aligned
FIFO level[7:0]
Bypass premod
Bypass sinc−1
Bypass NCO
NCO gain
Bypass phase compen-
sation and dc offset
Description
110 = 64.
111 = 128.
This sets the requested clock phase offset after sync.
The offset unit is in DACCLK cycles. This enables
repositioning of the DAC output with respect to the
sync input. The offset can also be used to skew the DAC
outputs between the synchronized DACs.
000000 = 0 DACCLK cycles.
000001 = 1 DACCLK cycle.
111111 = 63 DACCLK cycles.
1 = indicates that synchronization had been attained
but was subsequently lost.
1 = indicates that synchronization has been attained.
Indicates the averaged sync phase offset (6.2 format). If
the value differs from the requested sync phase value,
this indicates sync timing errors.
00000000 = 0.0.
00000001 = 0.25.
11111110 = 63.50.
11111111 = 63.75.
FIFO write pointer phase offset following FIFO reset.
This is the difference between the read pointer and the
write pointer values upon FIFO reset. The optimal value
is nominally 4.
000 = 0.
001 = 1.
111 = 7.
FIFO read and write pointers within ±1.
FIFO read and write pointers within ±2.
FIFO read and write pointers are aligned after a serial
port initiated FIFO reset.
Request FIFO read and write pointers alignment via the
serial port.
FIFO read and write pointers aligned after a hardware
reset.
Thermometer encoded measure of the FIFO level.
1 = bypasses fS/2 premodulator.
1 = bypasses inverse sinc filter.
1 = bypasses NCO.
0 = default. No gain scaling is applied to the NCO input
to the internal digital modulator.
1 = gain scaling of 0.5 is applied to the NCO input to the
internal digital modulator. This can eliminate saturation
of the modulator output for some combinations of data
inputs and NCO signals.
1 = bypasses phase compensation and dc offset.
Default
0
R
R
R
4
0
0
0
0
0
1
1
1
0
1
Rev. 0 | Page 24 of 56
 

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]