datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

CAT24WC01P-1.8TE13F View Datasheet(PDF) - Catalyst Semiconductor => Onsemi

Part Name
Description
View to exact match
CAT24WC01P-1.8TE13F
Catalyst
Catalyst Semiconductor => Onsemi Catalyst
CAT24WC01P-1.8TE13F Datasheet PDF : 10 Pages
1 2 3 4 5 6 7 8 9 10
CAT24WC01/02/04/08/16
using either CAT24WC01 or CAT24WC02 device. All
three address pins are used for these densities. If only
one CAT24WC01 or CAT24WC02 is addressed on the
bus, all three address pins (A0, A1and A2) can be left
floating or connected to VSS.
A total of four devices can be addressed on a single bus
when using CAT24WC04 device. Only A1 and A2
address pins are used with this device. The A0 address
pin is a no connect pin and can be tied to VSS or left
floating. If only one CAT24WC04 is being addressed on
the bus, the address pins (A1 and A2) can be left floating
or connected to VSS.
Only two devices can be cascaded when using
CAT24WC08. The only address pin used with this
device is A2. The A0 and A1 address pins are no
connect pins and can be tied to VSS or left floating. If only
one CAT24WC08 is being addressed on the bus, the
address pin (A2) can be left floating or connected to VSS.
The CAT24WC16 is a stand alone device. In this case,
all address pins (A0, A1and A2) are no connect pins and
can be tied to VSS or left floating.
WP: Write Protect
If the WP pin is tied to VCC the entire memory array
becomes Write Protected (READ only). When the WP
pin is tied to VSS or left floating normal read/write
operations are allowed to the device.
I2C BUS PROTOCOL
The following defines the features of the I2C bus protocol:
(1) Data transfer may be initiated only when the bus is
not busy.
(2) During a data transfer, the data line must remain
Figure 4. Acknowledge Timing
stable whenever the clock line is high. Any changes
in the data line while the clock line is high will be
interpreted as a START or STOP condition.
START Condition
The START Condition precedes all commands to the
device, and is defined as a HIGH to LOW transition of
SDA when SCL is HIGH. The CAT24WC01/02/04/08/16
monitor the SDA and SCL lines and will not respond until
this condition is met.
STOP Condition
A LOW to HIGH transition of SDA when SCL is HIGH
determines the STOP condition. All operations must end
with a STOP condition.
DEVICE ADDRESSING
The bus Master begins a transmission by sending a
START condition. The Master then sends the address
of the particular slave device it is requesting. The four
most significant bits of the 8-bit slave address are fixed
as 1010 for the CAT24WC01/02/04/08/16 (see Fig. 5).
The next three significant bits (A2, A1, A0) are the device
address bits and define which device or which part of the
device the Master is accessing. Up to eight CAT24WC01/
02, four CAT24WC04, two CAT24WC08, and one
CAT24WC16 may be individually addressed by the
system. The last bit of the slave address specifies
whether a Read or Write operation is to be performed.
When this bit is set to 1, a Read operation is selected,
and when set to 0, a Write operation is selected.
After the Master sends a START condition and the slave
address byte, the CAT24WC01/02/04/08/16 monitors
the bus and responds with an acknowledge (on the SDA
line) when its address matches the transmitted slave
SCL FROM
1
MASTER
DATA OUTPUT
FROM TRANSMITTER
DATA OUTPUT
FROM RECEIVER
START
5
8
9
ACKNOWLEDGE
5020 FHD F06
Doc. No. 1022, Rev. J
 

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]