datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

ICX226AK View Datasheet(PDF) - Sony Semiconductor

Part Name
Description
View to exact match
ICX226AK Datasheet PDF : 18 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
ICX226AK
Bias Conditions
Item
Symbol Min. Typ. Max. Unit Remarks
Supply voltage
VDD 11.64 12.0 12.36 V
Protective transistor bias
VL
1
Substrate clock
φSUB
2
Reset gate clock
φRG
2
1 VL setting is the VVL voltage of the vertical transfer clock waveform, or the same power supply as the VL
power supply for the V driver should be used.
2 Do not apply a DC bias to the substrate clock and reset gate clock pins, because a DC bias is generated
within the CCD.
DC Characteristics
Item
Supply current
Symbol Min.
IDD
Typ.
2.5
Max. Unit Remarks
5
mA
Clock Voltage Conditions
Item
Symbol
Min.
Typ.
Max.
Unit
Waveform
diagram
Remarks
Readout clock voltage
Vertical transfer clock
voltage
Horizontal transfer
clock voltage
VVT
VVH1, VVH2
VVH3, VVH4
VVL1, VVL2,
VVL3, VVL4
VφV
VVH3 – VVH
VVH4 – VVH
VVHH
VVHL
VVLH
VVLL
VφH
VHL
11.64 12.0 12.36 V
–0.05 0 0.05 V
–0.2 0 0.05 V
–5.5 –5.0 –4.5 V
4.3 5.0 5.55 V
–0.25
0.1 V
–0.25
0.1 V
0.3 V
0.3 V
0.3 V
0.3 V
3.0 3.3 3.6 V
–0.05 0 0.05 V
Reset gate clock
voltage
VφRG
3.0 3.3 3.6 V
VRGLH – VRGLL
0.4 V
VRGL – VRGLm
0.5 V
Substrate clock voltage VφSUB
16.14 17.0 17.86 V
1
2
VVH = (VVH1 + VVH2)/2
2
2
VVL = (VVL3 + VVL4)/2
2
VφV = VVHn – VVLn (n = 1 to 4)
2
2
2
High-level coupling
2
High-level coupling
2
Low-level coupling
2
Low-level coupling
3
3
4
Input through 0.1µF
capacitance
4
Low-level coupling
4
Low-level coupling
5
–3–
 

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]