datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

RS5C348B_95 View Datasheet(PDF) - RICOH Co.,Ltd.

Part Name
Description
View to exact match
RS5C348B_95 Datasheet PDF : 53 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
R×5C348A/B
2.1-5 CT2, CT1, and CT0
Periodic Interrupt Selection Bits
CT2 CT1 CT0
Waveform mode
Description
Interrupt cycle and fall timing
0
0
0
Off (“H”)
0
0
1
Fixed at low (“L”)
0
1
0 Pulse Mode 2Hz (Duty cycle of 50%)
0
1
1 Pulse Mode 1Hz (Duty cycle of 50%)
1
0
0 Level Mode Once per 1 second (Synchronized with second counter increment)
1
0
1 Level Mode Once per minute (at 00 seconds of every minute)
1
1
0 Level Mode Once per hour (at 00 minutes and 00 seconds of every hour)
1
1
1 Level Mode Once per month (at 00 hours, 00 minutes, and 00 seconds of first day of every month)
(Default setting)
1) Pulse Mode: 2-Hz and 1-Hz clock pulses are output in synchronization with the increment of the second counter
as illustrated in the timing chart on the next page.
2) Level Mode: periodic interrupt signals are output with selectable interrupt cycle settings of 1 second, 1 minute,
1 hour, and 1 month. The increment of the second counter is synchronized with the falling edge of
periodic interrupt signals. For example, periodic interrupt signals with an interrupt cycle setting
of 1 second are output in synchronization with the increment of the second counter as illustrated
in the timing chart on the next page.
3) When the oscillation adjustment circuit is used, the interrupt cycle will fluctuate once per 20 seconds as follows:
Pulse Mode: the “L” period of output pulses will increment or decrement by a maximum of ±3.784ms.
For example, 1-Hz clock pulses will have a duty cycle of 50 ±0.3784%.
Level Mode: a periodic interrupt cycle of 1 second will increment or decrement by a maximum of ±3.784ms.
12
 

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]