datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

93AA66AT-I/MC View Datasheet(PDF) - Microchip Technology

Part Name
Description
View to exact match
93AA66AT-I/MC
Microchip
Microchip Technology Microchip
93AA66AT-I/MC Datasheet PDF : 28 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
93AA66A/B/C, 93LC66A/B/C, 93C66A/B/C
2.5 Erase All (ERAL)
The Erase All (ERAL) instruction will erase the entire
memory array to the logical ‘1’ state. The ERAL cycle
is identical to the erase cycle, except for the different
opcode. The ERAL cycle is completely self-timed and
commences at the falling edge of the CS, except on
‘93C’ devices where the rising edge of CLK before the
last data bit initiates the write cycle. Clocking of the
CLK pin is not necessary after the device has entered
the ERAL cycle.
The DO pin indicates the Ready/Busy status of the
device, if CS is brought high after a minimum of 250 ns
low (TCSL).
Note: Issuing a Start bit and then taking CS low
will clear the Ready/Busy status from DO.
VCC must be 4.5V for proper operation of ERAL.
FIGURE 2-3:
CS
ERAL TIMING FOR 93AA AND 93LC DEVICES
TCSL
Check Status
CLK
DI
1
00
10
x •••
x
High-Z
DO
VCC must be 4.5V for proper operation of ERAL.
TSV
Busy
TEC
TCZ
Ready
High-Z
FIGURE 2-4:
CS
CLK
ERAL TIMING FOR 93C DEVICES
TCSL
Check Status
DI
1
00
10
x •••
x
High-Z
DO
TSV
Busy
TEC
TCZ
Ready
High-Z
DS21795C-page 8
© 2005 Microchip Technology Inc.
 

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]