datasheetbank_Logo     Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

MC68HC908RF2 View Datasheet(PDF) - Motorola => Freescale

Part NameDescriptionManufacturer
MC68HC908RF2 high-performance M68HC08 Family of 8-bit microcontroller units Motorola
Motorola => Freescale Motorola
MC68HC908RF2 Datasheet PDF : 254 Pages
First Prev 41 42 43 44 45 46 47 48 49 50 Next Last
FLASH 2TS Memory
FLASH 2TS Charge Pump Frequency Control
4.5 FLASH 2TS Charge Pump Frequency Control
The internal charge pump, required for program, margin read, and erase
operations, is designed to operate most efficiently with a 2-MHz clock.
The charge pump clock is derived from the bus clock. Table 4-1 shows
how the FDIV bits are used to select a charge pump frequency based on
the bus clock frequency. Program, margin read, and erase operations
cannot be performed if the bus clock frequency is below 2 MHz.
Table 4-1. Charge Pump Clock Frequency
Pump Clock Frequency
Bus frequency ÷ 1
Bus frequency ÷ 2
NOTE: The charge pump is optimized for 2-MHz operation.
4.6 FLASH 2TS Erase Operation
Use this step-by-step procedure to erase a block of FLASH 2TS
memory. Refer to 17.13 Memory Characteristics for a detailed
description of the times used in this algorithm.
1. Set the ERASE, BLK0, BLK1, and FDIV0 bits in the FLASH 2TS
control register. Refer to Table 4-1 for FDIV settings and to
Table 4-2 for block sizes.
2. Ensure target portion of array is unprotected by reading the block
protect register at address $FFF0. Refer to 4.8 FLASH 2TS Block
Protection and 4.9 FLASH 2TS Block Protect Register for more
3. Write to any FLASH 2TS address with any data within the block
address range desired.
4. Set the HVEN bit.
5. Wait for a time, tErase.
6. Clear the HVEN bit.
MC68HC908RF2 Rev. 1
FLASH 2TS Memory
Advance Information
Direct download click here


Share Link : 

All Rights Reserved © 2014 - 2020 [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]