datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

HN58X25128FPIE View Datasheet(PDF) - Renesas Electronics

Part Name
Description
View to exact match
HN58X25128FPIE Datasheet PDF : 22 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
HN58X25128I/HN58X25256I
Write Status Register (WRSR):
The Write Status Register (WRSR) instruction allows new values to be written to the Status Register. Before it can be
accepted, a Write Enable (WREN) instruction must previously have been executed. After the Write Enable (WREN)
instruction has been decoded and executed, the device sets the Write Enable Latch(WEL). The instruction sequence is
shown in the following figure. The Write Status Register (WRSR) instruction has no effect on b6, b5, b4, b1 and b0 of
the Status Register. b6, b5 and b4 are always read as 0. Chip select (S) must be driven high after the rising edge of
serial clock (C) that latches in the eighth bit of the data byte, and before the next rising edge of serial clock (C).
Otherwise, the Write Status Register (WRSR) instruction is not executed. As soon as chip select (S) is driven high, the
self-timed Write Status Register cycle (whose duration is tW) is initiated. While the Write Status Register cycle is in
progress, the Status Register may still be read to check the value of the Write In Progress (WIP) bit. The Write In
Progress (WIP) bit is 1 during the self-timed Write Status Register cycle, and is 0 when it is completed. When the
cycle is completed, Write Enable Latch(WEL) is reset. The Write Status Register (WRSR) instruction allows the user
to change the values of the Block Protect (BP1, BP0) bits, to define the size of the area that is to be treated as read-only,
as defined in the Status Register Format table.
The Write Status Register (WRSR) instruction also allows the user to set or reset the Status Register Write Disable
(SRWD) bit in accordance with the write protect (W) signal. The Status Register Write Disable (SRWD) bit and write
protect (W) signal allows the device to be put in the Hardware Protected Mode (HPM). The Write Status Register
(WRSR) instruction is not executed once the Hardware Protected Mode (HPM) is entered.
The contents of the Status Register Write Disable (SRWD) and Block Protect (BP1, BP0) bits are frozen at their current
values just before the start of the execution of the Write Status Register (WRSR) instruction. The new, updated values
take effect at the moment of completion of the execution of Write Status Register (WRSR) instruction.
Write Status Register (WRSR) Sequence
VIH
S
VIL
VIH
W
VIL
VIH
C
VIL
VIH
D
VIL
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
Status Register In
7 6 5 4 32 1 0
MSB
Q
High-Z
Rev.3.00, Jul.06.2005, page 13 of 20
 

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]