datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

ML2003IQ View Datasheet(PDF) - Fairchild Semiconductor

Part Name
Description
View to exact match
ML2003IQ
Fairchild
Fairchild Semiconductor Fairchild
ML2003IQ Datasheet PDF : 11 Pages
1 2 3 4 5 6 7 8 9 10
ML2003, ML2004
PRODUCT SPECIFICATION
Table 2. Coarse Gain Settings (F3-F0 = 0)
Ideal Gain (dB)
C3 C2 C1 C0 ATTEN/GAIN = 1 ATTEN/GAIN = 0
000 0
0
0
000 1
-1.5
1.5
001 0
-3.0
3.0
001 1
-4.5
4.5
010 0
-6.0
6.0
010 1
-7.5
7.5
011 0
-9.0
9.0
011 1
-10.5
10.5
100 0
-12.0
12.0
100 1
-13.5
13.5
101 0
-15.0
15.0
101 1
-16.5
16.5
110 0
-18.0
18.0
110 1
-19.5
19.5
111 0
-21.0
21.0
111 1
-22.5
22.5
The device also has the capability to read out the data word
stored in the latch. This can be done by parallel loading the
data from the latch back into the shift register when the latch
signal, LATO, is high. The LATO pulse must occur when
SCK is low. Then, the data word can be shifted out of the
shift register serially to the output, SOD, on falling edges of
the shift clock, SCK.
The loading and reading of the data word can be done
continuously or in burst. Since the shift register and latch
circuitry inside the device is static, there are no minimum
frequency requirements on the clocks or data pulses.
However, there is coupling (typically less than 100µV) of
the digital signals into the analog section. This coupling
can be minimized by clocking the data bursts in during
noncritical intervals or at a frequency outside the analog
frequency range.
Parallel Mode
The parallel mode is selected by setting SER/PAR pin low.
The parallel interface allows the gain settings to be set with
external switches or from a parallel microprocessor inter-
face.
In parallel mode, the shift register and latch are bypassed and
connections are made directly to the gain select bits with
external pins ATTEN/GAIN, C3-C0, and F3-F0. Tables 1
and 2 describe how these pins program the gain. The pins
ATTEN/GAIN, C3-C0, and F3-F0 have internal pulldown
resistors to GND. The typical value of these pulldown
resistors is 100k.
SCK
SID
LATI
LATO
SOD
0
1
2
3
4
5
6
7
8
F0
F1
F2
F3
C0
C1
C2
C3
ATT/
GAIN
a) LOAD
SCK
SID
LATI
LATO
SOD
8
0
1
2
3
4
5
6
7
8
F0
F1
F2
F3
C0
C1
C2
C3
ATT/
GAIN
b) READ
Figure 10. Serial Mode Timing
REV. 1.1.1 3/19/01
 

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]