datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

M13S64164A View Datasheet(PDF) - [Elite Semiconductor Memory Technology Inc.

Part Name
Description
View to exact match
M13S64164A
ESMT
[Elite Semiconductor Memory Technology Inc. ESMT
M13S64164A Datasheet PDF : 49 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
ESMT
M13S64164A
Operation Temperature Condition -40°C~85°C
Mode Register Definition
Mode Register Set (MRS)
The mode register stores the data for controlling the various operating modes of DDR SDRAM. It programs CAS latency,
addressing mode, burst length, test mode, DLL reset and various vendor specific options to make DDR SDRAM useful for variety
of different applications. The default value of the register is not defined, therefore the mode register must be written after EMRS
setting for proper DDR SDRAM operation. The mode register is written by asserting low on CS , RAS , CAS , WE and BA0
(The DDR SDRAM should be in all bank precharge with CKE already high prior to writing into the mode register). The state of
address pins A0~A11 in the same cycle as CS , RAS , CAS , WE and BA0 going low is written in the mode register. Two clock
cycles are requested to complete the write operation in the mode register. The mode register contents can be changed using the
same command and clock cycle requirements during operation as long as all banks are in the idle state. The mode register is
divided into various fields depending on functionality. The burst length uses A0~A2, addressing mode uses A3, CAS latency (read
latency from column address) uses A4~A6. A7 is used for test mode. A8 is used for DLL reset. A7 must be set to low for normal
MRS operation. Refer to the table for specific codes for various burst length, addressing modes and CAS latencies.
BA1 BA0 A11 A10 A9 A8 A7 A6 A5 A4 A3 A2 A1 A0 Address Bus
0
0
RFU
DLL TM
CAS Latency
BT
Burst Length
Mode Register
BA1 BA0
00
01
A8 DLL Reset
0
No
1
Yes
A7
Mode
0
Normal
1
Test
A3 Burst Type
0 Sequential
1
Interleave
Operating Mode
MRS Cycle
EMRS Cycle
CAS Latency
A6 A5 A4
0
0
0
0
0
1
0
1
0
0
1
1
1
0
0
1
1
0
1
1
1
Latency
Reserve
Reserve
2
3
Reserve
2.5
Reserve
Burst Length
A2 A1 A0
0
0
0
0
0
1
0
1
0
0
1
1
1
0
0
1
0
1
1
1
0
1
1
1
Latency
Sequential Interleave
Reserve Reserve
2
2
4
4
8
8
Reserve Reserve
Reserve Reserve
Reserve Reserve
Reserve Reserve
Elite Semiconductor Memory Technology Inc.
Publication Date : Mar. 2009
Revision : 1.0
10/49
 

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]