datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

W49V002AQ View Datasheet(PDF) - Winbond

Part Name
Description
View to exact match
W49V002AQ Datasheet PDF : 32 Pages
First Prev 21 22 23 24 25 26 27 28 29 30 Next Last
Preliminary W49V002A
Timing Waveforms for LPC Interface Mode, continued
Boot Block Lockout Enable Timing Diagram
CLK
#RESET
#LFRAM
LAD[3:0]
Memory
Write
1st Start Cycle
Address
Data
TAR
Sync
0000b 011Xb A[31:28] A[27:24] A[23:20] A[19:16] X101b 0101b 0101b 0101b 1010b 1010b 1111b Tri-State 0000b
TAR
1 Clock 1 Clock
Load Address "5555" in 8 Clocks
Load Data "AA"
in 2 Clocks
2 Clocks
1 Clock
Write the 1st command to the device in LPC mode.
CLK
#RESET
#LFRAM
Memory
Write
2nd Start Cycle
Address
Data
TAR
Sync
LAD[3:0]
0000b 011Xb A[31:28] A[27:24] A[23:20] A[19:16] X010b 1010b 1010b 1010b 0101b 0101b 1111b Tri-State 0000b
TAR
1 Clock 1 Clock
Load Address "2AAA" in 8 Clocks
Load Data "55"
in 2 Clocks
Write the 2nd command to the device in LPC mode.
2 Clocks 1 Clocks
CLK
#RESET
#LFRAM
Memory
Write
3rd Start Cycle
Address
Data
TAR
Sync
LAD[3:0]
0000b 011Xb A[31:28] A[27:24] A[23:20] A[19:16] X101b 0101b 0101b 0101b 0000b 1000b 1111b Tri-State 0000b
TAR
1 Clock 1 Clock
Load Address "5555" in 8 Clocks
Load Data "80"
in 2 Clocks
2 Clocks 1 Clock
Write the 3rd command to the device in LPC mode.
CLK
#RESET
#LFRAM
LAD[3:0]
Memory
Write
4th Start Cycle
Address
Data
TAR
Sync
0000b 011Xb A[31:28] A[27:24] A[23:20] A[19:16] X101b 0101b 0101b 0101b 1010b 1010b 1111b Tri-State 0000b
TAR
1 Clock 1 Clock
Load Address "5555" in 8 Clocks
Load Data "AA"
in 2 Clocks
2 Clocks 1 Clock
Write the 4th command to the device in LPC mode.
CLK
#RESET
#LFRAM
Memory
Write
5th Start Cycle
Address
Data
TAR
Sync
LAD[3:0]
0000b 011Xb A[31:28] A[27:24] A[23:20] A[19:16] X010b 1010b 1010b 1010b 0101b 0101b 1111b Tri-State 0000b
TAR
1 Clock 1 Clock
Load Address "2AAA" in 8 Clocks
Load Data "55"
in 2 Clocks
2 Clocks 1 Clock
Write the 5th command to the device in LPC mode.
Start next
command
1 Clock
Start next
command
1 Clock
Start next
command
1 Clock
Start next
command
1 Clock
Start next
command
1 Clock
CLK
#RESET
#LFRAM
LAD[3:0]
Memory
Write
6th Start Cycle
Address
Data
0000b 011Xb
1 Clock 1 Clock
A[31:28] A[27:24]
A[23:20] A[19:16] X101b 0101
b
Load Address "5555" 8 Clocks
0101b
0101b 0000b 0100b
Load Data "40"
in 2 Clocks
Write the 6th command to the device in LPC
mode.
TAR
Sync
1111b Tri-State 0000b
2 Clocks 1 Clock
All the address loaded should be within the top 4MByte,FFFFFFFF to FFC00000, or within the bottom 1MByte, 000FFFFF to 000E0000.
Internal
program start
TAR Internal
program start
- 26 -
 

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]