datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

80296SA View Datasheet(PDF) - Intel

Part Name
Description
View to exact match
80296SA Datasheet PDF : 40 Pages
First Prev 31 32 33 34 35 36 37 38 39 40
80296SA COMMERCIAL CHMOS 16-BIT MICROCONTROLLER
6.2.4.3
80296SA Deferred Bus Timing Mode
The deferred bus cycle mode is designed to reduce bus contention when using the 80296SA in demultiplexed
mode with slow memory devices. Unlike the 8XC196NU, in which this bus mode has to be enabled through
the CCR to take advantage of the feature, the 80296SA automatically invokes this mode whenever the
appropriate conditions occur. In the deferred mode, a delay of the WR# signal and the next bus cycle will
occur in the first bus cycle following a chip-select change and in the first write cycle following a read cycle.
This mode will work in parallel with wait states. Refer to Figure 11 to determine which control signals are
affected.
Cycle 1 is a normal 4t read cycle. Cycle 2 is a write cycle that follows a read cycle, so a 2t delay of the next
bus cycle is inserted. Notice that the chip-select change at the beginning of cycle 2 did not cause a double
delay (4t). The chip-select change in cycle 3, a read cycle, causes a 2t delay.
CLKOUT
ALE
RD#
AD15:0
(read)
WR#
AD15:0
(write)
BHE#, INST
A19:0
CSx#
TLHLH + 2t
TRHLH + 2t
Data In
TAVWL + 2t
TWHLH + 2t
TAVRL + 2t
TAVDV + 2t
Data In
Data Out
Data Out
Data Out
Address Out
Valid
Valid
Figure 10. Deferred Bus Mode Timing Diagram
A3247-02
28
PRELIMINARY
 

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]