datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

LAN9118-MD View Datasheet(PDF) - SMSC -> Microchip

Part Name
Description
View to exact match
LAN9118-MD Datasheet PDF : 126 Pages
First Prev 31 32 33 34 35 36 37 38 39 40 Next Last
3.10.3.2
High Performance Single-Chip 10/100 Non-PCI Ethernet Controller
Energy Detect Power-Down
Datasheet
This power-down mode is activated by setting the Phy register bit 17.13 to 1. Please refer to Section
5.5.8, "Mode Control/Status," on page 106 for additional information on this register. In this mode when
no energy is present on the line, the PHY is powered down, with th exception of the management
interface, the SQUELCH circuit and the ENERGYON logic. The ENERGYON logic is used to detect
the presence of valid energy from 100Base-TX, 10Base-T, or Auto-negotiation signals
In this mode, when the ENERGYON signal is low, the PHY is powered-down, and nothing is
transmitted. When energy is received - link pulses or packets - the ENERGYON signal goes high, and
the PHY powers-up. It automatically resets itself into the state it had prior to power-down, and asserts
the INT7.1 bit of the register defined in Section 5.5.11, "Interrupt Source Flag," on page 108. If the
ENERGYON interrupt is enabled, this event will cause an interrupt to the host. The first and possibly
the second packet to activate ENERGYON may be lost.
When 17.13 is low, energy detect power-down is disabled.
3.11 Detailed Reset Description
The LAN9118 has five reset sources:
Power-On Reset (POR)
Hardware Reset Input Pin (nRESET)
Soft Reset (SRST)
PHY Soft Reset via PMT_CTRL bit 10 (PHY_RST)
PHY Soft Reset via PHY Basic Control Register (PHY REG 0.15)
Table 3.10 shows the effect of the various reset sources on the LAN9118's circuitry.
Table 3.10 PHY Reset Sources and Effected Circuitry
RESET
SOURCE
HBI
NASR
Note REGISTERS
PLL 3.12 Note 3.12 MIL
POR X
X
X
X
nRESET X
X
X
X
SRST
X
X
PHY_RST
PHY REG 0.15
MAC
PHY
Note 3.10
EEPROM MAC
ADDR.
RELOAD
Note 3.11
X
X
X
X
X
X
X
X
X
X
CONFIG.
STRAPS
LATCHED
X
X
Note 3.10 After any PHY reset, the application must wait until the “Link Status” bit in the PHY’s “Basic
Status Register” (PHY Reg. 1.2) is set before attempting to transmit or receive data.
Note 3.11
After a POR, nRESET or SRST, the LAN9118 will automatically check for the presence of
an external EEPROM. After any of these resets the application must verify that the EPC
Busy Bit (E2P_CMD, bit 31) is cleared before attempting to access the EEPROM, or
change the function of the GPO/GPIO signals, or before modifying the ADDRH or ADDRL
registers in the MAC.
Note 3.12 HBI - “Host Bus Interface”, NASR - Not affected by software reset
Revision 1.1 (05-17-05)
40
DATASHEET
SMSC LAN9118
 

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]