datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

K4D26323RA-GC View Datasheet(PDF) - Samsung

Part Name
Description
View to exact match
K4D26323RA-GC Datasheet PDF : 18 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
K4D26323RA-GC
* VDD / VDDQ=2.8V *
128M DDR SDRAM
MODE REGISTER SET(MRS)
The mode register stores the data for controlling the various operating modes of DDR SDRAM. It programs CAS latency,
addressing mode, burst length, test mode, DLL reset and various vendor specific options to make DDR SDRAM useful for
variety of different applications. The default value of the mode register is not defined, therefore the mode register must be
written after EMRS setting for proper operation. The mode register is written by asserting low on CS, RAS, CAS and
WE(The DDR SDRAM should be in active mode with CKE already high prior to writing into the mode register). The state of
address pins A0 ~ A11 and BA0, BA1 in the same cycle as CS, RAS, CAS and WE going low is written in the mode register.
Minimum two clock cycles are requested to complete the write operation in the mode register. The mode register contents
can be changed using the same command and clock cycle requirements during operation as long as all banks are in the
idle state. The mode register is divided into various fields depending on functionality. The burst length uses A0 ~ A2,
addressing mode uses A3, CAS latency(read latency from column address) uses A4 ~ A6. A7 is used for test mode. A8 is
used for DLL reset. A7,A8, BA0 and BA1 must be set to low for normal MRS operation. Refer to the table for specific codes
for various burst length, addressing modes and CAS latencies.
BA1 BA0 A11 A10 A9
A8
A7
A6
A5
A4
A3
A2
A1
A0 Address Bus
RFU 0
RFU
DLL TM
CAS Latency
BT
Burst Length
Mode Register
DLL
A8
0
1
DLL Reset
No
Yes
Test Mode
A7
mode
0 Normal
1
Test
Burst Type
A3
Type
0 Sequential
1 Interleave
0
Burst Length
BA0
An ~ A0
0
MRS
1
EMRS
* RFU(Reserved for future use)
should stay "0" during MRS
cycle.
CAS Latency
A6 A5 A4
000
001
010
011
100
101
110
111
Latency
Reserved
Reserved
Reserved
3
4
Reserved
Reserved
Reserved
Burst Type
A2 A1 A0
Sequential Interleave
0 0 0 Reserve
Reserve
001
2
2
010
4
4
011
8
8
1 0 0 Reserve
Reserve
1 0 1 Reserve
Reserve
1 1 0 Reserve
Reserve
1 1 1 Full page
Reserve
MRS Cycle
CK, CK
Command
0
1
2
3
4
5
6
NOP
Precharge
All Banks
NOP
NOP
MRS
NOP
Any
Command
tRP
*1 : MRS can be issued only at all banks precharge state.
*2 : Minimum tRP is required to issue MRS command.
tMRD=2 tCK
7
NOP
8
NOP
-9-
Rev. 2.0 (Jan. 2003)
 

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]