datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

ADV7180WBSTZ View Datasheet(PDF) - Analog Devices

Part Name
Description
View to exact match
ADV7180WBSTZ Datasheet PDF : 120 Pages
First Prev 41 42 43 44 45 46 47 48 49 50 Next Last
ADV7180
Data Sheet
SYNCHRONIZATION OUTPUT SIGNALS
HS Configuration
The following controls allow the user to configure the behavior
of the HS output pin only:
Beginning of HS signal via HSB[10:0]
End of HS signal via HSE[10:0]
Polarity of HS using PHS
The HS begin (HSB) and HS end (HSE) registers allow the user
to freely position the HS output (pin) within the video line. The
values in HSB[10:0] and HSE[10:0] are measured in pixel units
from the falling edge of HS. Using both values, the user can
program both the position and length of the HS output signal.
HSB[10:0], HS Begin, Address 0x34[6:4], Address 0x35[7:0]
The position of this edge is controlled by placing a binary
number into HSB[10:0]. The number applied offsets the edge
with respect to an internal counter that is reset to 0 immediately
after EAV Code FF, 00, 00, XY (see Figure 35). HSB is set to
00000000010b, which is two LLC clock cycles from count [0].
The default value of HSB[10:0] is 0x02, indicating that the HS
pulse starts two pixels after the falling edge of HS.
HSE[10:0], HS End, Address 0x34[2:0], Address 0x36[7:0]
The position of this edge is controlled by placing a binary
number into HSE[10:0]. The number applied offsets the edge
with respect to an internal counter that is reset to 0 immediately
after EAV Code FF, 00, 00, XY (see Figure 35). HSE is set to
00000000000b, which is 0 LLC clock cycles from count [0].
The default value of HSE[10:0] is 00, indicating that the HS
pulse ends 0 pixels after the falling edge of HS.
For example,
To shift the HS toward active video by 20 LLCs, add
20 LLCs to both HSB and HSE, that is,
HSB[10:0] = [00000010110], HSE[10:0] = [00000010100].
To shift the HS away from active video by 20 LLCs, add
1696 LLCs to both HSB and HSE (for NTSC), that is,
HSB[10:0] = [11010100010], HSE[10:0] = [11010100000].
Therefore, 1696 is derived from the NTSC total number of
pixels, 1716.
To move 20 LLCs away from active video, subtract 20 from
1716 and add the result in binary to both HSB[10:0] and
HSE[10:0].
PHS, Polarity HS, Address 0x37[7]
The polarity of the HS pin can be inverted using the PHS bit.
When PHS is 0 (default), HS is active low.
When PHS is 1, HS is active high.
Table 64. HS Timing Parameters (See Figure 35)
Standard
NTSC
PAL
HS Begin Adjust
HSB[10:0] (Default)
00000000010b
00000000010b
HS End Adjust
HSE[10:0] (Default)
00000000000b
00000000000b
Characteristic
HS to Active Video
LLC Clock Cycles, C
in Figure 35 (Default)
272
284
Active Video Samples/
Line, D in Figure 35
720Y + 720C = 1440
720Y + 720C = 1440
Total LLC Clock
Cycles, E in Figure 35
1716
1728
LLC
PIXEL
Cr Y FF 00 00 XY 80 10 80 10 80 10
BUS
ACTIVE
VIDEO
EAV
H BLANK
HS
HSE[10:0]
HSB[10:0]
4 LLC
C
D
E
FF 00 00 XY Cb Y Cr Y Cb Y Cr
SAV
ACTIVE VIDEO
D
E
Figure 35. HS Timing
Rev. G | Page 46 of 120
 

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]