datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

ADV7150LS170 View Datasheet(PDF) - Analog Devices

Part Name
Description
View to exact match
ADV7150LS170 Datasheet PDF : 36 Pages
First Prev 21 22 23 24 25 26 27 28 29 30 Next Last
ADV7150
Digital Signal Interconnect
The digital inputs to the ADV7150 should be isolated as much
as possible from the analog outputs and other analog circuitry.
Also, these input signals should not overlay the analog power
plane.
Due to the high clock rates involved, long clock lines to the
ADV7150 should be avoided to reduce noise pickup.
Any active termination resistors for the digital inputs should be
connected to the regular PCB power plane (VCC), and not the
analog power plane.
Analog Signal Interconnect
The ADV7150 should be located as close as possible to the out-
put connectors to minimize noise pick-up and reflections due to
impedance mismatch.
The video output signals should overlay the ground plane, and
not the analog power plane, to maximize the high frequency
power supply rejection.
Digital Inputs, especially Pixel Data Inputs and clocking signals
(CLOCK, LOADOUT, LOADIN, etc.) should never overlay
any of the analog signal circuitry and should be kept as far away
as possible.
For best performance, the analog outputs (IOR, IOG, IOB)
should each have a 75 load resistor connected to GND.
These resistors should be placed as close as possible to the
ADV7150 so as to minimize reflections. Normally, the differen-
tial analog outputs (IOR, IOG, IOB) are connected directly to
GND. In some applications, improvements in performance are
achieved by terminating these differential outputs with a resis-
tive load similar in value to the video load. For a doubly termi-
nated 75 load, this means that IOR, IOG, IOB are each
terminated with 37.5 resistors.
APPENDIX 2
TYPICAL FRAME BUFFER INTERFACE
CLOCK
GENERATOR
CLOCK
CLOCK
PRGCKOUT
LOADOUT
ECL
TO
TTL
DIVIDE BY N
(÷ N)
DIVIDE BY M
(÷ M)
CLOCK
GRAPHICS
PROCESSOR/
CONTROLLER
BLANK
SYNC
SCKOUT
BLANK
SYNC
SCKIN
LOADIN
LATCH
ENABLE
ADV7150
FRAME
BUFFER/
VIDEO
MEMORY
VRAM
(BANK A)
33MHz
VRAM
(BANK B)
33MHz
VRAM
(BANK C) 33MHz
VRAM
(BANK D)
33MHz
24
24
24
24
24
24
24
MULTIPLEXER
TO
PALETTE/RAM
& DAC
24
24
REV. A
–27–
 

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]