datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

74VHCT08AM View Datasheet(PDF) - STMicroelectronics

Part Name
Description
View to exact match
74VHCT08AM
ST-Microelectronics
STMicroelectronics ST-Microelectronics
74VHCT08AM Datasheet PDF : 7 Pages
1 2 3 4 5 6 7
®
74VHCT08A
QUAD 2-INPUT AND GATE
s HIGH SPEED: tPD = 4.7 ns (TYP.) at VCC = 5V
s LOW POWER DISSIPATION:
ICC = 2 µA (MAX.) at TA = 25 oC
s COMPATIBLE WITH TTL OUTPUTS:
VIH = 2V (MIN), VIL = 0.8V (MAX)
s POWER DOWN PROTECTION ON INPUTS &
OUTPUTS
s SYMMETRICAL OUTPUT IMPEDANCE:
|IOH| = IOL = 8 mA (MIN)
s BALANCED PROPAGATION DELAYS:
tPLH tPHL
s OPERATING VOLTAGE RANGE:
VCC (OPR) = 4.5V to 5.5V
s PIN AND FUNCTION COMPATIBLE WITH
74 SERIES 08
s IMPROVED LATCH-UP IMMUNITY
s LOW NOISE: VOLP = 0.8V (Max.)
DESCRIPTION
The 74VHCT08A is an advanced high-speed
CMOS QUAD 2-INPUT AND GATE fabricated
with sub-micron silicon gate and double-layer
metal wiring C2MOS technology.
M
(Micro Package)
T
(TSSOP Package)
ORDER CODES :
74VHCT08AM 74VHCT08AT
The internal circuit is composed of 2 stages
including buffer output, which provide high noise
immunity and stable output.
Power down protection is provided on all inputs
and outputs and 0 to 7V can be accepted on
inputs with no regard to the supply voltage. This
device can be used to interface 5V to 3V.
All inputs and outputs are equipped with
protection circuits against static discharge, giving
them 2KV ESD immunity and transient excess
voltage.
PIN CONNECTION AND IEC LOGIC SYMBOLS
August 1999
1/7
 

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]