datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

BR93LC56 View Datasheet(PDF) - ROHM Semiconductor

Part Name
Description
View to exact match
BR93LC56 Datasheet PDF : 12 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
Memory ICs
BR93LC56 / BR93LC56F / BR93LC56RF / BR93LC56FV
(4) Reading (Figure 2)
When the read command is acknowledged, the data
(16 bits) for the input address is output serially. The
data is synchronized with the SK rise during A0 acqui-
sition and a “0” (dummy bit) is output. All further data is
output in synchronization with the SK pulse rises.
(5) Write enable (Figure 3)
These ICs are set to the write disabled state by the in-
ternal reset circuit when the power is turned on.
Therefore, before performing a write command, the
write enable command must be executed. When this
command is executed, it remains valid until a write
disable command is issued or the power supply is cut
off. However, read commands can be used in either
the write enable or write disable state.
(6) Write (Figure 4)
This command writes the input 16-bit data (D15 to D0)
to the specified address (A6 to A0). Actual writing of
the data begins after CS falls (following the 27th clock
pulse after the start bit input), and the SK clock which
reads D0 falls.
If STATUS is not detected (CS is fixed at LOW), or if
STATUS is detected (CS = HIGH) at a maximum of 10
ms, in accordance with the time tE / W, no commands
are accepted while DO is LOW (BUSY). Therefore, no
commands should be input during this period.
CS
1
SK
12
4
DI
1 1 0 0 A6 A5
DO
High-Z
11 12
A1 A0
0 D15 D14
27 28
2
D1 D0 D15 D14
1 If the first data input following the rise of the start bit CS is "1", the start bit is acknowledged. Also, if a "1" is input following several zeroes in
succession, the "1" is recognized as the start bit, and subsequent operation commences. This applies also to all commands described subsequently.
2 Address auto increment function: These ICs are equipped with an address auto increment function which is effective only during reading operations.
With this function, if the SK clock is input following execution of one of the above reading commands, data is read from upper addresses in succession.
CS is held in HIGH state during automatic incrementing.
Fig. 2 Read cycle timing (READ)
CS
SK
DI
1 00 11
DO
High-Z
Fig. 3 Write enable cycle timing
7
 

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]