datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

FM24C256 View Datasheet(PDF) - Unspecified

Part Name
Description
View to exact match
FM24C256 Datasheet PDF : 12 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
FM24C256
Counter
Address
Latch
4,096 x 64
FRAM Array
SDA
`
SCL
WP
A0-A2
Serial to Parallel
Converter
Control Logic
Figure 1. Block Diagram
8
Data Latch
Pin Description
Pin Name
A0-A2
Type
Input
WP
SDA
Input
I/O
SCL
VDD
VSS
Input
Supply
Supply
Pin Description
Address 2-0: These pins are used to select one of up to 8 devices of the same type on
the same two-wire bus. To select the device, the address value on the three pins must
match the corresponding bits contained in the device address. The address pins are
pulled down internally.
Write Protect: When WP is high, the entire array will be write-protected. When WP is
low, all addresses may be written. This pin is internally pulled down.
Serial Data/Address: This is a bi-directional input used to shift serial data and
addresses for the two-wire interface. It employs an open-drain output and is intended
to be wire-OR’d with other devices on the two-wire bus. The input buffer incorporates
a Schmitt trigger for improved noise immunity and the output driver has slope control
for falling edges. An external pull-up resistor is required.
Serial Clock: The serial clock input for the two-wire interface. Data is clocked out of
the device on the SCL falling edge, and clocked in on the SCL rising edge. The SCL
input also incorporates a Schmitt trigger input for improved noise immunity.
Supply Voltage: 5V
Ground
Rev 3.1
May 2005
Page 2 of 12
 

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]