datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

TC500ACOE View Datasheet(PDF) - TelCom Semiconductor, Inc

Part Name
Description
View to exact match
TC500ACOE
TELCOM
TelCom Semiconductor, Inc TELCOM
TC500ACOE Datasheet PDF : 17 Pages
First Prev 11 12 13 14 15 16 17
TC500
TC500A
TC510
TC514
PRECISION ANALOG FRONT ENDS
is that, during the initial stage of input integration when the
integrator voltage is low, the comparator may be affected by
noise and its output unreliable. Once integration is well
underway, the comparator will be in a defined state.
Reference Deintegration
The length of this phase must be precisely measured
from the transition of AB from 10 to 11 to the falling edge of
CMPTR. The comparator delay contributes some error in
timing this phase. The typical delay is specified to be 2ยตsec.
This should be considered in the context of the length of a
single count when determining overall system performance
and possible single-count errors. Additionally, Overshoot
will result in charge accumulating on the integrator after its
output crosses zero. This charge must be nulled during the
Integrator Output Zero phase.
Integrator Output Zero phase
The comparator delay and the controller's response
latency may result in Overshoot causing charge buildup on
the integrator at the end of a conversion. This charge must
be removed or performance will degrade. The Integrator
Output Zero phase should be activated (AB = 00) until
CMPTR goes high. It is absolutely critical that this phase be
terminated immediately so that Overshoot is not allowed to
occur in the opposite direction. At this point, it can be
assured that the integrator is near zero. Auto Zero should be
entered (AB = 01) and the TC5xx held in this state until the
next cycle is begun.
,, TIME
CONVERTER
STATUS
INTEGRATOR 0
VOLTAGE VINT
AUTO -ZERO
INTEGRATE
FULL SCALE INPUT
REFERENCE
DEINTEGRATE
COMPARATOR DELAY
,, OVERSHOOT INTEGRATOR
OUTPUT
ZERO
COMPARATOR
OUTPUT
UNDEFINED
0 FOR NEGATIVE INPUT
1 FOR POSITIVE INPUT
A
AB INPUTS
B
A=0
B=1
CONTROLLER
OPERATION
BEGIN CONVERSION
WITH AUTO-ZERO PHASE
A=1
B=0
TIME INPUT
INTEGRATION
PHASE
SAMPLE INPUT POLARITY
A=1
B=1
CAPTURE
DEINTEGRATION
TIME
A=0
B=0
INTEGRATOR
OUTPUT
ZERO PHASE
COMPLETE
READY FOR NEXT
CONVERSION
(AUTO-ZERO IS IDLE
STATE)
NOTES
3-30
TYPICALLY = tINT
tINT
(POSITIVE INPUT SHOWN)
The length of this phase
is chosen almost arbitrarily
but needs to be long enough
to null out worst case errors
(see text)
COMPARATOR DELAY +
PROCESSOR LATENCY
MINIMIZING OVERSHOOT
WILL MINIMIZE I.O.Z. TIME
Figure 8. Typical Dual Slope A/D Converter System Timing
TELCOM SEMICONDUCTOR, INC.
 

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]