datasheetbank_Logo   Технический паспорт Поисковая и бесплатно техническое описание Скачать
Номер в каталоге  

1.5KE10CA Просмотр технического описания (PDF) - ON Semiconductor

Номер в каталогеКомпоненты Описаниепроизводитель
1.5KE10CA 1500 Watt Mosorb™ Zener Transient Voltage Suppressors ON-Semiconductor
ON Semiconductor ON-Semiconductor
1.5KE10CA Datasheet PDF : 8 Pages
1 2 3 4 5 6 7 8
1.5KE6.8CA Series
1
0.7
0.5
0.3
0.2
0.1
0.07
0.05
0.03
0.02
0.01
0.1 0.2
PULSE WIDTH
10 ms
1 ms
100 µs
10 µs
0.5 1 2
5 10 20
D, DUTY CYCLE (%)
50 100
Figure 6. Typical Derating Factor for Duty Cycle
APPLICATION NOTES
RESPONSE TIME
In most applications, the transient suppressor device is
placed in parallel with the equipment or component to be
protected. In this situation, there is a time delay associated
with the capacitance of the device and an overshoot
condition associated with the inductance of the device and
the inductance of the connection method. The capacitance
effect is of minor importance in the parallel protection
scheme because it only produces a time delay in the
transition from the operating voltage to the clamp voltage as
shown in Figure 7.
The inductive effects in the device are due to actual
turn-on time (time required for the device to go from zero
current to full current) and lead inductance. This inductive
effect produces an overshoot in the voltage across the
equipment or component being protected as shown in
Figure 8. Minimizing this overshoot is very important in the
application, since the main purpose for adding a transient
suppressor is to clamp voltage spikes. These devices have
excellent response time, typically in the picosecond range
and negligible inductance. However, external inductive
effects could produce unacceptable overshoot. Proper
circuit layout, minimum lead lengths and placing the
suppressor device as close as possible to the equipment or
components to be protected will minimize this overshoot.
Some input impedance represented by Zin is essential to
prevent overstress of the protection device. This impedance
should be as high as possible, without restricting the circuit
operation.
DUTY CYCLE DERATING
The data of Figure 1 applies for non-repetitive conditions
and at a lead temperature of 25°C. If the duty cycle increases,
the peak power must be reduced as indicated by the curves
of Figure 6. Average power must be derated as the lead or
ambient temperature rises above 25°C. The average power
derating curve normally given on data sheets may be
normalized and used for this purpose.
At first glance the derating curves of Figure 6 appear to be
in error as the 10 ms pulse has a higher derating factor than
the 10 µs pulse. However, when the derating factor for a
given pulse of Figure 6 is multiplied by the peak power value
of Figure 1 for the same pulse, the results follow the
expected trend.
http://onsemi.com
5
Direct download click here
 

Share Link : ON-Semiconductor
All Rights Reserved © datasheetbank.com 2014 - 2019 [ политика конфиденциальности ] [ Запрос Даташит ]