datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

ADS6608A4A-75 View Datasheet(PDF) - A-Data Technology

Part Name
Description
View to exact match
ADS6608A4A-75 Datasheet PDF : 8 Pages
1 2 3 4 5 6 7 8
A-Data
Pin Description
ADS6608A4A
PIN
NAME
FUNCTION
CK System Clock
Active on the positive edge to sample all inputs.
CKE Clock Enable
Masks system clock to freeze operation from the next clock cycle. CKE
should be enabled at least on cycle prior new command. Disable input
buffers for power down in standby
/CS Chip Select
Disables or Enables device operation by masking or enabling all input
except CK, CKE and L(U)DQM
A0~A11 Address
Row / Column address are multiplexed on the same pins.
Row address : RA0~RA11
Column address : CA0~CA8
BA0~BA1 Banks Select
Selects bank to be activated during row address latch time.
Selects bank for read / write during column address latch time.
DQ0~DQ7 Data
Data inputs / outputs are multiplexed on the same pins.
L(U)DQM Data Mask
Makes data output Hi-Z,
/RAS Row Address Strobe
Latches row addresses on the positive edge of the CLK with /RAS low
/CAS Column Address Strobe
Latches Column addresses on the positive edge of the CLK with /CAS low
/WE Write Enable
Enables write operation and row recharge.
VDD/VSS Power Supply/Ground
Power and Ground for the input buffers and the core logic.
VDDQ/VSSQ Data Output Power/Ground Power supply for output buffers.
NC/RUF No Connection
This pin is recommended to be left No Connection on the device.
Block Diagram
CK
CKE
Clock
Generator
Address
/CS
/RAS
/CAS
/WE
Mode
Register
Address
Buffer
&
Refresh
Counter
Column
Address
Buffer
&
Refresh
Counter
Bank3
Bank2
Bank1
Bank0
Amplifier
Column Decoder
Data Control Circuit
DQM
DQS
DQ0~DQn
Rev 1 April, 2001
2
 

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]