datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

AD9608BCPZ-105 View Datasheet(PDF) - Analog Devices

Part Name
Description
View to exact match
AD9608BCPZ-105 Datasheet PDF : 40 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
AD9608
TIMING SPECIFICATIONS
Table 5.
Parameter
SYNC TIMING REQUIREMENTS
tSSYNC
tHSYNC
SPI TIMING REQUIREMENTS
tDS
tDH
tCLK
tS
tH
tHIGH
tLOW
tEN_SDIO
tDIS_SDIO
Descriptions
SYNC to rising edge of CLK+ setup time
SYNC to rising edge of CLK+ hold time
Setup time between the data and the rising edge of SCLK
Hold time between the data and the rising edge of SCLK
Period of the SCLK
Setup time between CSB and SCLK
Hold time between CSB and SCLK
SCLK pulse width high
SCLK pulse width low
Time required for the SDIO pin to switch from an input to an output relative to the
SCLK falling edge
Time required for the SDIO pin to switch from an output to an input relative to the
SCLK rising edge
Limit
0.24 ns typ
0.40 ns typ
2 ns min
40 ns min
2 ns min
2 ns min
10 ns min
10 ns min
10 ns min
10 ns min
2 ns min
Timing Diagrams
VIN
CLK+
CLK–
DCOA/DCOB
CH A/CH B DATA
N–1
tCH
tA
N
N+1
tCLK
N+2
N+3
N+4
N+5
tDCO
tSKEW
N – 17
N – 16
N – 15
N – 14
tPD
Figure 2. CMOS Default Output Mode Data Output Timing
N – 13
N – 12
VIN
CLK+
CLK–
DCOA/DCOB
CH A DATA
CH B DATA
N–1
tCH
tA
N
N+1
tCLK
N+2
N+3
N+4
N+5
tDCO
tSKEW
CH A CH B CH A CH B CH A CH B CH A CH B CH A
N – 16 N – 15 N – 14 N – 13 N – 12 N – 11 N – 10 N – 9 N – 8
tPD
CH B CH A CH B CH A CH B CH A CH B
N – 16 N – 15 N – 14 N – 13 N – 12 N – 11 N – 10
CH A
N–9
CH B
N–8
Figure 3. CMOS Interleaved Output Mode Data Output Timing
Rev. 0 | Page 8 of 40
 

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]